What does the term "instruction-level parallelism" refer to in CPU design?
A. Rate of data transfer
B. Size of cache memory
C. Executing multiple instructions simultaneously
D. Increasing the CPU clock speed
Answer: Option C
A. Rate of data transfer
B. Size of cache memory
C. Executing multiple instructions simultaneously
D. Increasing the CPU clock speed
Answer: Option C
Which of the following is not a component of Von Neumann architecture?
A. CPU
B. ALU
C. Memory Unit
D. I/O Interface
What does SIMD stand for in computer architecture?
A. Single Input Multiple Drive
B. Single Input Multiple Data
C. Single Instruction Multiple Drive
D. Single Instruction Multiple Data
Which cache is typically smaller and faster compared to others in a computer system?
A. L2 Cache
B. L3 Cache
C. L1 Cache
D. Virtual Cache
Which register in the CPU stores the address of the next instruction to be fetched?
A. Instruction Register
B. Program Counter
C. Accumulator
D. None of the above
Join The Discussion